Follow
Mark Zwolinski
Mark Zwolinski
Professor, Electronics and Computer Science, University of Southampton
Verified email at ecs.soton.ac.uk
Title
Cited by
Cited by
Year
Digital system design with VHDL
M Zwoliński
Pearson Education, 2004
2532004
VLSI circuit simulation and optimization
V Litovski, M Zwolinski
Springer Science & Business Media, 1996
1991996
A beginning in the reversible logic synthesis of sequential circuits
H Thapliyal, MB Srinivas, M Zwolinski
1622005
Overview of PUF-based hardware security solutions for the Internet of Things
B Halak, M Zwolinski, MS Mispan
2016 IEEE 59th International Midwest Symposium on Circuits and Systems …, 2016
1222016
Mutual information theory for adaptive mixture models
ZR Yang, M Zwolinski
IEEE Transactions on Pattern Analysis and Machine Intelligence 23 (4), 396-403, 2001
1072001
Evaluation of dynamic voltage and frequency scaling as a differential power analysis countermeasure
K Baddam, M Zwolinski
20th International Conference on VLSI Design held jointly with 6th …, 2007
1002007
Overview of SPICE-like circuit simulation algorithms
KG Nichols, TJ Kazmierski, M Zwolinski, AD Brown
IEE Proceedings-Circuits, Devices and Systems 141 (4), 242-250, 1994
821994
Reversible logic to cryptographic hardware: a new paradigm
H Thapliyal, M Zwolinski
2006 49th IEEE International Midwest Symposium on Circuits and Systems 1 …, 2006
752006
Applying a robust heteroscedastic probabilistic neural network to analog fault detection and classification
ZR Yang, M Zwolinski, CD Chalk, AC Williams
IEEE Transactions on computer-aided design of integrated circuits and …, 2000
672000
Simultaneous optimisation of dynamic power, area and delay in behavioural synthesis
AC Williams, AD Brown, M Zwolinski
IEE Proceedings-Computers and Digital Techniques 147 (6), 383-390, 2000
582000
Analogue electronic circuit diagnosis based on ANNs
V Litovski, M Andrejević, M Zwolinski
Microelectronics Reliability 46 (8), 1382-1391, 2006
522006
Analytical transient response and propagation delay model for nanoscale CMOS inverter
Y Wang, M Zwolinski
2009 IEEE International Symposium on Circuits and Systems, 2998-3001, 2009
502009
Divided backend duplication methodology for balanced dual rail routing
K Baddam, M Zwolinski
Cryptographic Hardware and Embedded Systems–CHES 2008: 10th International …, 2008
412008
Dynamic voltage scaling aware delay fault testing
NBZ Ali, M Zwolinski, BM Al-Hashimi, P Harrod
Eleventh IEEE European Test Symposium (ETS'06), 15-20, 2006
412006
Testing analog circuits by supply voltage variation and supply current monitoring
Y Kilic, M Zwolinski
Proceedings of the IEEE 1999 Custom Integrated Circuits Conference (Cat. No …, 1999
371999
Parallel sparse matrix solution for circuit simulation on FPGAs
T Nechma, M Zwolinski
IEEE transactions on computers 64 (4), 1090-1103, 2014
342014
TCO-PUF: A subthreshold physical unclonable function
MS Mispan, B Halak, Z Chen, M Zwolinski
2015 11th Conference on Ph. D. Research in Microelectronics and Electronics …, 2015
332015
Fault modeling and simulation using VHDL-AMS
AJ Perkins, M Zwolinski, CD Chalk, BR Wilkins
Analog VHDL, 53-67, 1998
331998
Generation and verification of tests for analogue circuits subject to process parameter deviations
SJ Spinks, CD Chalk, IM Bell, M Zwolinski
1997 IEEE International Symposium on Defect and Fault Tolerance in VLSI …, 1997
331997
Cost-efficient design for modeling attacks resistant PUFs
MS Mispan, H Su, M Zwolinski, B Halak
2018 Design, Automation & Test in Europe Conference & Exhibition (DATE), 467-472, 2018
312018
The system can't perform the operation now. Try again later.
Articles 1–20