Andres otero
Andres otero
Universidad Politécnica de Madrid- Centro de Electrónica Industrial
Email verificata su upm.es
Titolo
Citata da
Citata da
Anno
Adaptable security in wireless sensor networks by using reconfigurable ECC hardware coprocessors
J Portilla, A Otero, E de la Torre, T Riesgo, O Stecklina, S Peter, ...
International Journal of Distributed Sensor Networks 2010, 2010
602010
Self-reconfigurable evolvable hardware system for adaptive image processing
R Salvador, A Otero, J Mora, E de la Torre, T Riesgo, L Sekanina
IEEE transactions on computers 62 (8), 1481-1493, 2013
592013
Using SRAM based FPGAs for power-aware high performance wireless sensor networks
J Valverde, A Otero, M Lopez, J Portilla, E de la Torre, T Riesgo
Sensors 12 (3), 2667-2692, 2012
592012
Fpga-based high-performance embedded systems for adaptive edge computing in cyber-physical systems: The artico3 framework
A Rodríguez, J Valverde, J Portilla, A Otero, T Riesgo, E De la Torre
Sensors 18 (6), 1877, 2018
462018
Fault tolerance analysis and self-healing strategy of autonomous, evolvable hardware systems
R Salvador, A Otero, J Mora, E de la Torre, L Sekanina, T Riesgo
Reconfigurable Computing and FPGAs (ReConFig), 2011 International Conference …, 2011
442011
Dreams: A tool for the design of dynamically reconfigurable embedded and modular systems
A Otero, E de la Torre, T Riesgo
2012 International Conference on Reconfigurable Computing and FPGAs, 1-8, 2012
392012
Automatic generation of identical routing pairs for FPGA implemented DPL logic
W He, A Otero, E de la Torre, T Riesgo
2012 International Conference on Reconfigurable Computing and FPGAs, 1-6, 2012
312012
A Modular Peripheral to Support Self-Reconfiguration in SoCs
A Otero, Á Morales-Cas, J Portilla, E de la Torre, T Riesgo
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th …, 2010
272010
A fast Reconfigurable 2D HW core architecture on FPGAs for evolvable Self-Adaptive Systems
A Otero, R Salvador, J Mora, E de la Torre, T Riesgo, L Sekanina
Adaptive Hardware and Systems (AHS), 2011 NASA/ESA Conference on, 336-343, 2011
252011
Evolvable 2D computing matrix model for intrinsic evolution in commercial FPGAs with native reconfiguration support
R Salvador, A Otero, J Mora, E de la Torre, T Riesgo, L Sekanina
Adaptive Hardware and Systems (AHS), 2011 NASA/ESA Conference on, 184-191, 2011
182011
Implementation techniques for evolvable HW systems: virtual VS. dynamic reconfiguration
R Salvador, A Otero, J Mora, E de la Torre, T Riesgo, L Sekanina
Field Programmable Logic and Applications (FPL), 2012 22nd International …, 2012
172012
Fast and compact evolvable systolic arrays on dynamically reconfigurable FPGAs
J Mora, A Otero, E de la Torre, T Riesgo
2015 10th International Symposium on Reconfigurable Communication-centric …, 2015
152015
A novel FPGA-based evolvable hardware system based on multiple processing arrays
Á Gallego, J Mora, A Otero, R Salvador, E de la Torre, T Riesgo
2013 IEEE International Symposium on Parallel & Distributed Processing …, 2013
152013
A scalable evolvable hardware processing array
A Gallego, J Mora, A Otero, E de la Torre, T Riesgo
2013 International Conference on Reconfigurable Computing and FPGAs …, 2013
142013
On the automatic integration of hardware accelerators into FPGA-based embedded systems
C Pilato, A Cazzaniga, G Durelli, A Otero, D Sciuto, MD Santambrogio
22nd International Conference on Field Programmable Logic and Applications …, 2012
142012
Dynamic reconfiguration under RTEMS for fault mitigation and functional adaptation in SRAM-based SoPCs for space systems
A Pérez, L Suriano, A Otero, E de la Torre
2017 NASA/ESA Conference on Adaptive Hardware and Systems (AHS), 40-47, 2017
122017
Run-time scalable systolic coprocessors for flexible multimedia SoPCs
A Otero, E de la Torre, T Riesgo, YE Krasteva
2010 International Conference on Field Programmable Logic and Applications …, 2010
122010
Customized and automated routing repair toolset towards side-channel analysis resistant dual rail logic
W He, A Otero, E de la Torre, T Riesgo
Microprocessors and Microsystems 38 (8), 899-910, 2014
112014
Generic systolic array for run-time scalable cores
A Otero, YE Krasteva, E de la Torre, T Riesgo
International Symposium on Applied Reconfigurable Computing, 4-16, 2010
102010
IMPRESS: automated tool for the implementation of highly flexible partial reconfigurable systems with Xilinx Vivado
R Zamacola, AG Martínez, J Mora, A Otero, E de La Torre
2018 International Conference on ReConFigurable Computing and FPGAs …, 2018
92018
Il sistema al momento non può eseguire l'operazione. Riprova più tardi.
Articoli 1–20